

# Smartcoder®

AU6803 AU6804

**USERS MANUAL** 

# **Table of Contents**

| Safety Precautions                                                                                                                                                                                                                                                           | 5 -               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 1 . Introduction                                                                                                                                                                                                                                                             | 6 -               |
| 1.1 Product Overview 1.2 Product Features 1.3 Block Diagram 1.4 Spec Overview 1.5 Related Documents                                                                                                                                                                          | 6 -<br>7 -<br>8 - |
| 2 . Pin List (Name and Functions)                                                                                                                                                                                                                                            |                   |
| 2.1 Pin Assignment                                                                                                                                                                                                                                                           | 10 -              |
| 3 . Setup Flow                                                                                                                                                                                                                                                               |                   |
| 4 . Peripheral Circuit Design                                                                                                                                                                                                                                                | 13 -              |
| 4.1 Example of Peripheral Circuit                                                                                                                                                                                                                                            | 13 -<br>14 -      |
| 4.2.1 Resolver Excitation Circuit 4.2.2 Resolver Signal Input Circuit 4.2.3 Loop Filter Circuit 4.2.4 Analog velocity Output 4.3 Digital Interface                                                                                                                           | 21 24 25 -        |
| 4.3.1 Mode Setting Function Selection 4.3.2 Output Interface 4.3.3 Clock for Excitation 4.4 Power Source 4.5 Countermeasures for Noise                                                                                                                                       |                   |
| 5 . Connection                                                                                                                                                                                                                                                               | 37 -              |
| 5.1 Example of Resolver Connection                                                                                                                                                                                                                                           | 37 -              |
| 6 . Check Point of Operation                                                                                                                                                                                                                                                 | 40 -              |
| 6.1 Check Point for Resolver Interface 6.1.1 Check Point of Excitation Signal 6.1.2 Check Point of Monitor Signal Amplitude 6.1.3 Check Point of Phase Shift 6.2 Check Point for Digital Output 6.2.1 Check Point of Output Angle 6.2.2 Check point of abnormality Detection |                   |
| 7 . Built In Self Test(BIST)Function                                                                                                                                                                                                                                         | 45 -              |
| 7.1 Run-Time Behavor of BIST                                                                                                                                                                                                                                                 |                   |

|   | 7.3 Result of BIST                                                                | - 48 | - |
|---|-----------------------------------------------------------------------------------|------|---|
| 8 | . Function of Fault Detection                                                     | 49   | - |
|   | 8.1 Abnormal Resolver Signal (Square-sum method)                                  | - 49 | - |
|   | 8.1.1 Concept Detection                                                           |      |   |
|   | 8.1.2 Circuit Configuration                                                       | 49   | - |
|   | 8.1.3 Detection Principle                                                         | - 50 | - |
|   | 8.1.4 Relationship of threshold and Typical abnormal detection pattern            | - 50 | - |
|   | 8.2 Break Detection of Resolver Signal Line (DC-bias method)                      |      |   |
|   | 8.2.1 Concept Detection                                                           |      |   |
|   | 8.2.2 Circuit Configuration                                                       |      |   |
|   | 8.2.3 Detection Principl                                                          |      |   |
|   | 8.2.4 Relationship of threshold and Typical abnormal detection pattern            |      |   |
|   | 8.3 Abnormal R/D conversion(PLL Unlock)                                           |      |   |
|   | 8.3.1 Concept Detection                                                           |      |   |
|   | 8.3.2 Circuit Configuration                                                       |      |   |
|   | 8.3.3 Detection Principl                                                          |      |   |
|   | 8.3.4 Relationship of threshold and Typical abnormal detection pattern            |      |   |
|   | 8.4 Abnormal High Temperature inside IC                                           |      |   |
|   | 8.4.1 Concept Detection                                                           |      |   |
|   | 8.4.2 Circuit Configuration                                                       |      |   |
|   | 8.4.3 Detection Principl                                                          | 55   | _ |
|   | 8.4.4 Relationship of threshold and Typical abnormal detection pattern            |      |   |
|   | 8.5 Fault Detection Contents and Error Code                                       |      |   |
|   | 8.6 Error Reset                                                                   |      |   |
| _ |                                                                                   |      |   |
| 9 | . If you think trouble shooting                                                   |      |   |
|   | 9.1 In case of error detection                                                    | - 57 | - |
|   | 9.1.1 Suspicion of Abnormal Resolver Signal (Square-sum method)                   |      |   |
|   | 9.1.2 Suspicion of Break Detection (DC-bias method)                               | 60   | - |
|   | 9.1.3 Suspicion of Abnormal R/D conversion (PLL Unlock)                           |      |   |
|   | 9.2 In case of wrong angle data                                                   | - 62 |   |
|   | 9.2.1 In case of fixed angle data                                                 | 63   | - |
|   | 9.2.2 In case of indefinite, free run, can not get one-rotation data              | 64   | - |
|   | 9.2.3 In case of rotation direction difference, 90 ° deviation or 180 ° deviation | 65   | - |
|   | 9.2.4 In case of rapid change in the output angle data and disturbance            | - 66 | - |
|   | 9.3 If the situation does not improve                                             | - 66 |   |
| 1 | 0 . Electrical characteristics                                                    | 67   | _ |
| ۰ | 10.1 Absolute maximum rating                                                      |      |   |
|   |                                                                                   |      |   |
|   | 10.2 Power-related characteristic                                                 |      |   |
|   | 10.3 R/D conversion characteristic                                                |      |   |
|   | 10.4 Built-In Self-Test(BIST) characteristic                                      |      |   |
|   | 10.5 Failure detection characteristic                                             |      |   |
|   | 10.6 Analog signal characteristic                                                 |      |   |
|   | 10.7 DC characteristics of digital signal                                         | - 71 | - |
|   | 10.8 AC characteristics of digital signal                                         |      |   |
|   | 10.9 Timing diagram                                                               |      |   |
| 4 | 1. Appendix                                                                       | 75   |   |
| 1 |                                                                                   |      |   |

| 11.1 R/D conversion principle           | . 75 | - |
|-----------------------------------------|------|---|
| 11.2 About the error of resolver system | . 77 | - |
| 11.2.1 Error sources                    | . 77 | - |
| 11.2.2 Error estimates                  | 78   | - |
| 11.3 FAQ                                | . 79 | - |
| 11.4 Terms and Definitions              | 93   | - |
| 12. Revision history                    | 95   | - |



# Safety Precautions



Before use smartcoder, please carefully read the specification and this manual for proper use. Incorrect usage do not operate normally, may damage the equipment that is connected to this product or this product.

Retain this manual, and please re-read when in doubt.

#### **Notes**

Smartcoder (AU6803, AU6804) is an integrated circuit (i.e electronic device) with a high grade quality level, but the predictable failure rate is not zero. Also there are some possibility to do unplanned work cause of noise, static electricity, wiring error, etc. The user is advised, therefore, that multiple safety means be incorporated in your system or product so as to prevent any consequential troubles resulting from the failure of our smartcoder (AU6803, AU6804).

These application samples which listed in this manual are reference examples. If you use these examples, please make sure that you understand your system, equipments, and those functions and safety.

And the content written in this manual might be changed as needed. For the latest content, please contact your sales representative.

#### **Product Warranty**

#### (1) Warranty Period

The warranty period for Smartcoder (AU6803, AU6804) is one year after shipping. Failed products within this warranty period will be replaced with new one.

#### (2) Coverage

Even if within the warranty period, we will not take responsibility for the products which show quality degradation caused by deviant usage against this document or specification like below.

- ·In case of usage of unguaranteed condition/environment/handling nonlisted in this manual or specification.
- ·In case of Remodeling/Repair which is not done by Tamagawa-seiki.
- ·In case of misusing this product.
- In case of unforeseen matters which can not expect at technology level of shipping age.

# 1. Introduction

#### 1.1 Product Overview

Smartcoder (AU6803: For automotive, AU6804: For general use ) is an R/D (Resolver to Digital) conversion IC used with a brushless Resolver (BRX) such as Singlsyn, Smartsyn, etc. It converts the electrical information (analog signal) corresponding to a mechanical rotational angle of the Resolver to the corresponding digital data and output it.

It adopted the newly developed "Twin-PLL" R/D conversion method. And it was developed as simple usage, low cost, and having high quality, while maintaining high reliability that the Resolver (Synchro) system has had conventionally. It provides you wide range applications for angle detection.

The difference between AU6803 and AU6804 means excuting burn-in process or not. AU6803 applied burn-in process. The functions and characteristics are same.

#### 1.2 Product Features

#### Real time output

Max tracking rate :  $240,000 \text{min}^{-1}$  (External CLK:10MHz ~ 12MHz Operation), Max angular acceleration :  $1,000,000 \text{rad/s}^2$ .

#### All-in-one design

Eliminates phase adjustment of exciting signal (allowable phase angle :  $\pm$  45 ° while exciting signal 1 period is 360 °). Implemented a Oscillator and a excitation amplifier (current control type) help to reduce system cost.

#### Small · Light weight

7 x 7mm (Pin pitch: 0.5mm, 48pin-LQFP, weight: 0.3g). Achieve half package area against conventional product (AU6802N1).

#### Enhance error detection function

Followings are implemented. Abnormal Resolver Signal; Breaking of Resolver Signal Line; Abnormal R/D conversion; Abnormal High temperature inside IC.

#### Implemented BIST(Built-In Self Test) function

R/D conversion function and breaking detection of signal line can be tested themselves.

#### Rich output form

Binary-code Parallel 12bit Bus compatible, Positive logic + A,B,Z + Serial I/F.

#### DC+5V Single Power Supply

# 1.3 Block Diagram



# 1.4 Spec Overview

| Output form                                           | Binary code parallel 12bit bus compatible, Positive logic + A, B, Z + Serial I/F |                                                                                                       |  |  |  |  |  |
|-------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Resolution                                            | 4,096 (2 <sup>12</sup> )                                                         |                                                                                                       |  |  |  |  |  |
| Conversion accuracy (Static)                          | ±4LSB                                                                            |                                                                                                       |  |  |  |  |  |
| Settling time<br>(Step input 180 ° in electric angle) | 1.5 ms typ.                                                                      |                                                                                                       |  |  |  |  |  |
| Max. tracking rate                                    | 240,000 min <sup>-1</sup><br>(10MHz < External CLK 12MHz Operating)              | 180,000 min <sup>-1</sup><br>(Internal CLK or 8MHz < External CLK 10MHz<br>operating )                |  |  |  |  |  |
| Max. angular acceleration                             | 1,000                                                                            | ,000 rad / s²                                                                                         |  |  |  |  |  |
| Response (As output response delay in electric angle) | ± 0.2 ° N                                                                        | lax./10,000 min <sup>-1</sup>                                                                         |  |  |  |  |  |
| Encorder emulation output(A,B)                        | 1,                                                                               | 024 C/T                                                                                               |  |  |  |  |  |
| Resolver excitation amplifier (current control type)  | 9.5mArn                                                                          | ns, 10kHz typ.                                                                                        |  |  |  |  |  |
| Fault detection function                              | ·Breakin<br>·Abnorm                                                              | al resolver signal<br>g of resolver signal line<br>al R/D conversion<br>al high temperature inside IC |  |  |  |  |  |
| BIST function<br>(BIST: Built-In Self Test)           |                                                                                  | etection (Test for R/D conversion) etection (Test for broken wire)                                    |  |  |  |  |  |
| Power source                                          | DC 5V ± 2                                                                        | 10% 60mA max.                                                                                         |  |  |  |  |  |
| Operating temperature                                 | -40                                                                              | ~ +125                                                                                                |  |  |  |  |  |
| Storage temperature                                   | -65 ~ +150                                                                       |                                                                                                       |  |  |  |  |  |
| Humidity                                              | 90% RH max. (No condensation)                                                    |                                                                                                       |  |  |  |  |  |
| Mass 0.3g max.                                        |                                                                                  |                                                                                                       |  |  |  |  |  |

## 1.5 Related Documents

- (1) SPC007898Y00 Twin-PLL type smartcoder AU6803 Specifications
- (2) SPC008948Y00 AU6804 specification (Japanese version)

# 2 . Pin List (Name and Functions)

# 2.1 Pin Assignment



#### Pin Description 2.2

| Pin<br>No | Symbol  | Class          | Description                                                                                                                                                                                                                     | Remarks<br>(Reference chapter #) |  |
|-----------|---------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--|
| 1         | LFUO    | A / O          | External filter connection terminal.  Connect recommended electorical components to LFUI terminal.                                                                                                                              | (4.2.3)                          |  |
| 2         | VELN    | A / O          | Differential analog velocity outputs.                                                                                                                                                                                           | (4.2.4)                          |  |
| 3         | VELP    | A / O          | The voltage corresponding to the velocity output between VELP-VELN.                                                                                                                                                             | ( ,                              |  |
| 4         | V C C   |                | Analog power pin. Connect to +5V.                                                                                                                                                                                               | (4.4)                            |  |
| 5         | SINMNT  | A / O          | Resolver signal(SIN) monitor output. Input gain should be adjusted to be approximately 2Vp-p for this pin.                                                                                                                      | (4.2.2)                          |  |
| 6         | COSMNT  | A / O          | Resolver signal(COS) monitor output. Input gain should be adjusted to be approximately 2Vp-p for this pin.                                                                                                                      |                                  |  |
| 7         | AGND    |                | Analog ground pin. Connect to 0V.                                                                                                                                                                                               | (4.4)                            |  |
| 8         | S 3     | A / I          | Resolver signal (S3) input pin. This signal enters through the gain setting resistor of resolver signal input circuit.                                                                                                          |                                  |  |
| 9         | S 1     | A / I          | Resolver signal (S1) input pin. This signal enters through the gain setting resistor of resolver signal input circuit.                                                                                                          | (400)                            |  |
| 1 0       | S 2     | A / I          | Resolver signal (S2) input pin. This signal enters through the gain setting resistor of resolver signal input circuit.                                                                                                          | (4.2.2)                          |  |
| 1 1       | S 4     | I \ A          | Resolver signal (S4) input pin. This signal enters through the gain setting resistor of resolver signal input circuit.                                                                                                          |                                  |  |
| 1 2       | RGND    |                | Exciting amplifier ground pin. Connect to 0V.                                                                                                                                                                                   | (4.4)                            |  |
| 1 3       | R 2     | A / O          | Exciting output (R2) pin. Sinusoidal waveform current 9.5mArms(typ) which can excite resolver directly output between R1-R2.                                                                                                    | (4.2.1)                          |  |
| 1 4       | VRR     |                | Exciting amplifier power pin. Connect to +5V.                                                                                                                                                                                   | (4.4)                            |  |
| 1 5       | R 1     | A / O          | Exciting output (R1) pin. Sinusoidal waveform current 9.5mArms(typ) which can excite resolver directly output between R1-R2.                                                                                                    | (4.2.1)                          |  |
| 1 6       | BISTVLD | D / I          | BIST function control pin. BIST function can run when BISTVLD is L level and serial setting resistor set for BIST operation code.                                                                                               | (7)                              |  |
|           |         |                | BIST control Excutable Not excution BISTVLD L H                                                                                                                                                                                 |                                  |  |
| 1 7       | CLKIN   | D / I          | Clock input pin for external clock mode. Input clock frequency should be in a range of 10MHz ± 20%.                                                                                                                             | (4.3.3(2))                       |  |
| 1 8       | SSDT    | D/I            | Serial setting data input pin. While SSCS is "L", the input SSDT data is synchronized to SCK and set to pre-setting register. The data load to control register at SSCS ascending timing, then new system setting will be made. |                                  |  |
| 1 9       | SSCS    | D/I            | Chip Select pin for serial input setting function. This signal control SSDT data reception and renewal system setting at ascending timing. If you do not use serial input function, please connect to VDD.  SSDT Chip Select    | (4.3.1(2))                       |  |
|           | V       |                | SSCS L H                                                                                                                                                                                                                        |                                  |  |
| 2 0       | DATA    | D/O(BUS)       | Serial data output pin. When SCSB input falls down, serial output data transmit with synchronization to the SCK.                                                                                                                |                                  |  |
|           | V       |                | Chip Select pin for serial output function. This signal control DATA pin output and latch transmitting data when SCSB input falls down.                                                                                         | (4.3.2(2))                       |  |
| 2 1       | SCSB    | D / I          | DATA pin out Data output Hi Impedance SCSB L H                                                                                                                                                                                  |                                  |  |
| 2 2       | PRTY    | D/O(BUS)       | Even parity signal pin for output data(D0 ~ D11). "H" lebel number of D0 ~ D11,PRTY pins must be even.                                                                                                                          |                                  |  |
| 2 3       | S C K   | D / I          | Serial Clock input pin. Use for serial input setting function and serial output function. Max frequency is 5MHz.                                                                                                                | (4.3.1(2),<br>4.3.2(2))          |  |
| 2 4       | DGND    |                | Digital ground pin. Connect to 0V.                                                                                                                                                                                              | (4.4)                            |  |
|           | ·       | ' moans as fol |                                                                                                                                                                                                                                 | l .                              |  |

(Note) "Class" means as follo.

\* A / I : Analog input

\* A / O : Analog output

\* D / I : Digital input
\* D / O (BUS) : Digital output(3-state output)

| Pin<br>No | Symbol   | Class     | Desc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Remarks                                                                                                                                                                                                                                                                                                                            |                   |  |  |  |  |  |
|-----------|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|--|
|           | _        |           | Absolute output mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (ororonoo onapror #)                                                                                                                                                                                                                                                                                                               |                   |  |  |  |  |  |
| 2 5       | D 1 1    | D/O(BUS)  | 1 (MSB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                    |                   |  |  |  |  |  |
| 2 6       | D 1 0    | D/O(BUS)  | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ERRCD2                                                                                                                                                                                                                                                                                                                             |                   |  |  |  |  |  |
| 2 7       | D 9      | D/O(BUS)  | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ERRCD1                                                                                                                                                                                                                                                                                                                             |                   |  |  |  |  |  |
| 2 8       | D 8      | D/O(BUS)  | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ERRHLD                                                                                                                                                                                                                                                                                                                             |                   |  |  |  |  |  |
| 2 9       | D 7      | D/O(BUS)  | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ERR                                                                                                                                                                                                                                                                                                                                |                   |  |  |  |  |  |
| 3 0       | D 6      | D/O(BUS)  | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                                                                                                                                                                                                                                                  | (4.3.2(1))        |  |  |  |  |  |
| 3 1       | D 5      | D/O(BUS)  | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | W                                                                                                                                                                                                                                                                                                                                  | . , , , , ,       |  |  |  |  |  |
| 3 2       | D 4      | D/O(BUS)  | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V                                                                                                                                                                                                                                                                                                                                  |                   |  |  |  |  |  |
| 3 3       | D 3      | D/O(BUS)  | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | U                                                                                                                                                                                                                                                                                                                                  |                   |  |  |  |  |  |
| 3 4       | D 2      | D/O(BUS)  | 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z                                                                                                                                                                                                                                                                                                                                  |                   |  |  |  |  |  |
| 3 5       | D 1      | D/O(BUS)  | 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | В                                                                                                                                                                                                                                                                                                                                  |                   |  |  |  |  |  |
| 3 6       | D 0      | D/O(BUS)  | 12 (LSB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | A                                                                                                                                                                                                                                                                                                                                  |                   |  |  |  |  |  |
| 3 7       | V D D    |           | Digital power pin. Connect to +5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                    | (4.4)             |  |  |  |  |  |
| 3 8       | INHB(RD) | D/I       | Inhibit (Read) pin. This signal corresponding pins.  Absolute output mode: 1 ~ 1 Pulse output mode: U, V, W, ERI  Target output pin status  INHB(RD)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2, PRTY<br>R, ERRHLD, ERRCD1 ~ 3                                                                                                                                                                                                                                                                                                   | (4.3.2)           |  |  |  |  |  |
| 3 9       | ERRHLD   | D / O (I) | ERR (Hold) pin. Once an abnormation change to "H" and keep this level. This pin also serves as the default is excuted by sensing the voltage which has a pull-up resistor (10k ).  D0 ~ D11 default setting Absorber 10 Absorber 11 Absorber 10 Absorber 11 Absorb | INHB(RD)  R (Hold) pin. Once an abnormal condition is detected, this signal nge to "H" and keep this level until error reset. s pin also serves as the default output mode setting for D0 ~ D11. It excuted by sensing the voltage level at power-up as an input pin, ch has a pull-up resistor(10k ) or pull-down resistor(10k ). |                   |  |  |  |  |  |
| 4 0       | ERRSTB   | D / I     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                    |                   |  |  |  |  |  |
| 4 1       | ERR      | D / O(I)  | ERR output pin. While the error is a This pin also serves as the default is excuted by sensing the voltage which has a pull-up resistor(10k )  Clock default setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | mode setting for operation clock. It level at power-up as an input pin,                                                                                                                                                                                                                                                            | (8,<br>4.3.1(1) ) |  |  |  |  |  |
| 4 2       | А        | D/0       | Equivalent to an encoder A pulse of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | utput pin.                                                                                                                                                                                                                                                                                                                         | (400(0))          |  |  |  |  |  |
| 4 3       | В        | D / O     | Equivalent to an encoder B pulse of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | utput pin.                                                                                                                                                                                                                                                                                                                         | (4.3.2(3))        |  |  |  |  |  |
| 4 4       | Ž        | D / O (I) | Equivalent to an encoder Z pulse of This pin also serves as the default is excuted by sensing the voltage which has a pull-up resistor (10k )  Excitation mode default setting Culture Z pin treatment 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (4.3.2(3),<br>4.3.1(1) )                                                                                                                                                                                                                                                                                                           |                   |  |  |  |  |  |
|           |          | <u> </u>  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                    |                   |  |  |  |  |  |
| 4 5       | C S B    | D / I     | Chip select(CSB) pin. This signal c  D0 ~ 11,PRTY pin setting  CSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (4.3.2(1))                                                                                                                                                                                                                                                                                                                         |                   |  |  |  |  |  |
| 4 6       | LFLO     | A / O     | External filter connection terminal. Connect recommended electorical                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (4.2.3)                                                                                                                                                                                                                                                                                                                            |                   |  |  |  |  |  |
| 4 7       | LFLI     | A / I     | External filter connection terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | External filter connection terminal.  Connect recommended electorical components to LFLO terminal.                                                                                                                                                                                                                                 |                   |  |  |  |  |  |
| 4 8       | LFUI     | A / I     | External filter connection terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                    |                   |  |  |  |  |  |

(Note) "Class" means as follow.

\* A / I : Analog input

\* A / O : Analog output

D / I: Digital input
 D / O: Digital output
 D / O(I): Digital output(With internal pull-up for input)
 D / O(BUS): Digital output(3-state output)

# 3 . Setup Flow



# 4 . Peripheral Circuit Design

AU6803/AU6804 require some peripheral circuit to get digital angle data. In this chapter, we explain the design method and important point for required peripheral circuit design.

# 4.1 Example of Peripheral Circuit



Some applications will require an external clock input and separate excitation amplifier.

## 4.2 Analog Interface

Examples mentioned in this articles shows only the concept of basic functions. Please note that each application might have their each individual requirement. Therefore the circuit configulation and the decision of constants for practical resistors and the function of protection for input/output circuits, etc. should be designed for each application by customer.

#### 4.2.1 Resolver Excitation Circuit

#### (1) Direct Excitation

AU6803 (AU6804) has an excitation amplifier in the IC then it is possible to excite resolver directly. It is constant-current amplifier and its current value is 9.5mArms(typ). In case you do not put separate amplifier, it is ideal for cost-sensitive application usage.

Note that the lower the input impedance value shows lower exciting voltage then it need noise considerations. In such case, exciting voltage booster amplifier can be placed separately as shown in the following section.







## (2) Separate excitation amplifier

In case of severe noise environments, exciting voltage booster amplifier can be placed separately. There are 2 type of excitation amplifier circuit, current control type and voltage control type. Show merit/demerit of each method below. Please determine appropriate method for your system considering them.

| Excitation Amp.         | Merit                                                                                                                                                                                   | Demerit                                                                                                                                                                            |  |  |  |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Current control type    | <ul> <li>Prevention of secondary failure(damage of output TR. Etc.) by short circuit between exciting lines.</li> <li>Resolver output fluctuations caused temperature change</li> </ul> | <ul> <li>Circuit is getting complex, and it might not operate as caliculations.</li> <li>Exciting voltage might vary due to resolver input</li> </ul>                              |  |  |  |  |
| Voltage control<br>type | can be suppressed by a constant excitation current.  Circuit is simple and it will operate as caliculations.  Exciting voltage can be constant.                                         | Possibility to have secondary failure due to overcurrent in case of short circuit between exciting lines.  Easier to get the resolver output variation due to temperature changes. |  |  |  |  |

Separate power supply  $(V_{EXT})$  is required for the excitation amplifier circuit, in addition to the AU6803 (AU6804) +5V power supply.

Higher resolver exciting voltage caused higher resolver output voltage and it can expect to improve the S/N ratio or noise immunity. That mean it need appropriate DC power supply. For example, exciting voltage  $7Vrms(=20Vp-p:7V\times2\times2)$  require +24V for single power source or  $\pm15V$  for dual power sources.

Resolver operation will be possible at the lower exciting voltage compared to the value described in the specification. So please decide exciting voltage value considering noise immunity and power equipment which can be prepared.

In this chapter, we will show you the example of excitation amplifier circuit (current control type) using AU6803(AU6804) exciting output(R1,R2).

## Example circuit for single power source



# Example circuit for dual power source





#### Method for Setting constants of separate excitation amplifier (sample)

Refer below for setting constants.

#### Description of symbol

+  $V_{EXT}$ , -  $V_{EXT}$ : External power supply (For exciting voltage booster amplifier circuit)

 $I_{REE}$ : Exciting current of Resolver

 $R_{IEXT}$ : Resistor for setting exciting current of Resolver

 $V_{REF}$ : Exciting voltage of Resolver

Z<sub>RO</sub> : Input impedance of Resolver(Specified value)

 $V_{RSO}$ : R1(or R2) pin output voltage

Step : Calculate the exciting current by setting the exciting voltage based on the voltage of external power supply.

$$V_{REF} = I_{REF} \times Z_{RO}$$

Step : Calculate the circuit constants based on the exciting current.

$$I_{REF}/2 = (V_{RSO} \times Rf) / (R_{IEXT} \times Ri) \cdots For single power source$$

$$I_{REF} = (V_{RSO} \times Rf) / (R_{IEXT} \times Ri) \cdots For dual power source$$

< Setting condition>

- $\cdot$  R<sub>IEXT</sub> (Z<sub>RO</sub> / 10) [ ]
- Rf 50k , Ci $\times$ Ri 5 $\times$ 10<sup>-4</sup> [s] , Cf $\times$ Rf 5 $\times$ 10<sup>-6</sup> [s]
- · The power supply for an operational amplifier should be the same as that for the transistor buffer.

This calculation method is based on DC circuit concept.

Resolver is a AC circuit and that input impedance (= R(RESISTANCE) + jX(CONDUCTOR)) cause voltage phase shift and current phase shift. Also there are some impacts at parallel connection of Rf and Cf. Then it might not get exact exciting voltage value as calculated. In such a case, please adjust each constant by yourself. (Voltage can be adjusted by Ri value) And it is effective to make pre-validation using circuit simulation like SPICE.

#### [Example]

 $V_{EXT}$  define as 8V(use minimum fluctuation). Saturation voltage of OP-AMP assume as x0.8 supply.  $\rightarrow$  8V × 0.8 = 6.4V

Regarding R1-GND and R2-GND,

Set amplitude center as  $4V_{DC}$  ( =  $8V \times 1/2$ ).

Set amplitude as 4Vp-p.

Then target amplitude is set as "R1-R2 = 8Vp-p".



According to the formula of P18,

Resolver excitation current  $(I_{REF}) = 0.11Ap-p \quad (=8Vp-p/76)$ 

$$R_{IEXT} = 4.7$$
 < Resolver input impedance (76 ) /10 Rf = 100k Then.

$$I_{REF} = \frac{V_{RSO} \times Rf}{R_{IEXT} \times Ri}$$
 ·····For single power source

$$Ri = \frac{V_{RSO} \times Rf}{R_{IEXT} \times I_{REF} \times 1/2} = \frac{2Vp - p \times 100k}{4.7 \times 0.11 \times 1/2}$$

(Please adjust at actual circuit.)

Example of circuit simulation,
Resolver input impedance
= 18 + 1.18mH
Cf = 100p
Emitter resistance = 4.7
Bias resistance = 1k
Then around Ri = 460k . (8Vp-p between R1-R2)

[Single power source  $V_{EXT} = 12V$  waveform sample]

- Normal operation case -



- Trouble (distortion) case -



The wrong constant selection cause wider amplitude, and waveform distortion will be occurred by OP-AMP or Tr saturation voltage, etc. Need to avoid distortion.

Rail to Rail OP-AMP type (saturation voltage is close to supply voltage) can set wider active output voltage without distortion generation.



It might happen to have R1-GND/R2-GND oscilation due to OP-AMP characteristic. If this kind of wave is observed, DC cut Capacitor (Ci) might cause unstability of DC current. Then insersion of resistor between Ci output and GND will be effective to stabilize it.



#### 4.2.2 Resolver Signal Input Circuit

R/D conversion of AU6803 (AU6804) will be done with monitor output (SINMNT, COSMNT). While voltage level of resolver signal is different with each application, it need to set appropriate monitor signal level with gain adjustment of resolver input signal to fit R/D conversion effectively. Also it need to have external DC bias resistor activating the function which detect any breaking of Resolver signal lines (S1 S4) mounted in AU6803 (AU6804). In this chapter, show you example of resolver signal input circuit.

#### Example of resolver signal input circuit



#### (1) Gain setting resistor

The relationship between input resolver signal amplitude and monitor amplitude shows below.

Monitor amplitude [Vp-p] = Resolver signal amplitude [Vp-p] × (1/2) × 
$$\frac{R_F}{R_{IN}}$$

Gain setting resistor (R<sub>IN</sub>) is defined as monitor MAX amplitude 2Vp-p.

[Example]

Resolver spec (Exciting voltage: AC7Vrms, transformer ratio: 0.286),

Use it as exciting voltage 10Vp-p, monitor output max amplitude assumed 2Vp-p.

Resolver output max = 2.86Vp-p (=  $10Vp-p \times 0.286$ ) then,

Note, assumed  $R_{\text{IN}} - 2k - .$  In case of  $R_{\text{IN}}$  is close to 2k - .

Monitor amplitude [Vp-p] = Resolver signal amplitude [Vp-p] × (1/2) × 
$$\frac{R_F}{R_{IN} + 180}$$

Like above, please consider input resistance (=180 ).

If potential difference between SINMNT and COSMNT generate by the deviation of  $R_{\text{IN}}$ , it will caused error source. Please select appropriate resistor grade according to your system tolerance.

[Example] In case of there is a + COSMNT against SINMNT,

Error = 
$$-\frac{1}{2} \cdot \cdot \text{SIN2}$$
 [rad]

(Voltage difference 1% case: = 0.01 Then Error max. =  $\pm$  0.29 ° (=  $\pm$  0.01/2 [rad])

Example of monitor waveform (At 0°)



## (2) DC bias resistor to detect breaking $(R_{H^{\prime}}, R_L)$

When the signal line come down, monitor output level must be exceeded the threshold value and it need to set appropriate resistance value.

(1) 
$$R_H = \{ (4.5 - V_{COM}) / (12.5 \times 10^{-6}) \} - R_{IN}$$

(2) 
$$R_1 = \{V_{COM} / (12.5 \times 10^{-6})\} - R_{IN}$$
 While  $V_{COM} = 2.25[V]$ 

Resistor value is determined in the range of 80 100% of the caliculated value.

In general, 
$$R_H, R_L = (180k - R_{IN}) \times (0.8 \sim 1.0)$$

Without this DC bias resistor, fault detection depend on its angle (Could be detect at somewhere in rotation).

(Without this DC bias resistor, monitor output signal of breaking line will be about 0Vp-p. So when the normal monitor output signal rotate to the position which is detected as fault range, abnormality is detected by the square sum method. )

#### (3) Normal mode capacitor $(C_N)$

While basic circuit doesn t have  $C_{\text{\tiny N}}$ , it can improve electorical noise.

But the gain resistor( $R_{IN}$ ) and  $C_{N}$  work as filter, it cause one of factor of phase shift.

Time constant = 
$$2 \times ((R_{IN}/2)//(R_{IN}/2)) \times C_N$$

 $(R_{IN}/2)$  //  $(R_{IN}/2)$  means parallel connection resistance value of  $(R_{IN}/2)$  and  $(R_{IN}/2)$ .

This capacitor has an impedance $\{=1/(\cdot\cdot C_N)\}$  and it affect signal level also.

Deviation of capacitor is much worse than that of resistor, please select the small deviation parts or small capacitance part to avoid impact of signal level.

#### (4) Common mode capacitor (C<sub>c</sub>)

Standard usage is putting 1000p capacitor between S1 S4 signal and GND.

#### 4.2.3 Loop Filter Circuit

In this product, loop filter circuit is one of the factors configuring the negative feedback control system to perform R/D conversion. To operate R/D conversion successfully, the electonic parts shown in below figure should be connected between "LFUI" and "LFUO" terminals, and "LFLO" terminals respectively.

#### Connection configuration of loop filter



Regarding loop filter connection, please connect wiring compact as much as possible with given the constant of resistor and capacitor. Especially input terminals (LFLI, LFUI) must be carefull not to enter noise due to sensitive terminals.

Also please select appropriate parts (especially capacitor) which meet required characteristic for temperature range.

#### 4.2.4 Analog velocity Output

#### Considerations in analog velocity output

AU6803 (AU6804) has an analog velocity output terminal. But its accuracy is a rough so we do not recommend it for control.

Example of configuration register setting "Bit11 = 1", (VELP - VELN) = 100 (typ.) [  $\mu V/min^{-1}$ ], then " $\pm 10,000min^{-1}$ " means ideally " $\pm 1V (typ.)$ " output. But we can not get an accurate output cause of voltage offset [=  $\pm 2V$  (max.)] and gain error [= -30 % / + 20 %] and temperature coefficient.

#### How to use

The following is an example of the speed voltage output.



(Record) Velocity\_Out + Direction = Digital\_Out UP Direction

## 4.3 Digital Interface

#### 4.3.1 Mode Setting Function Selection

#### (1) Default setting

AU6803 (AU6804) has a mode-setting function(for below 3-pins) that detects the terminal voltage level as an input terminal at power-on, by means of adding a pull-up register of 10K or a pull-down register of 10K to the output terminals.

Please make the appropriate settings for each application in this function.



Phase difference =  $0^{\circ} \pm 45^{\circ}$  -> Voltage excitation mode (VMD = "1")

If this mode setting is incorrect, digital output angle value will shift 180 degree.

This setting can **NOT** be rewritten in the serial input configuration.

#### (2) Serial input setting

AU6803 (AU6804) has a function that makes it possible to change the contents of the setting register shown in below table through the serial input. At this function, it is possible to set right operation mode for individual applications, and set the content in diagnostic of BIST function.

The "SSCS" input terminal should be connected to the power supply(VDD) when this function is not used.

## Description of serial input setting register

| Bit NO. | Items                                                                                                                                        | Description of Setting                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1       | Setting of output mode (D0 ~ D11)                                                                                                            | [0] : Absolute value( 1 ~ 12) of parallel angle data.<br>[1] : Pulses equivalent to Encoder(A,B,Z,U,V,W)                                                                                                                                                                                    |  |  |  |  |  |  |
| 2       | Selection of operating clock                                                                                                                 | [0] : Internal oscillator<br>[1] : External clock input                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 3       | Setting of serial output mode                                                                                                                | [00] : Absolute value ( 1 ~ 12) of angle data<br>[01] : Pulses equivalent to Encoder (A, B, Z, U, V, W)                                                                                                                                                                                     |  |  |  |  |  |  |
| 4       | [Bit 4,3]                                                                                                                                    | [10] : Serial call-back(For checking the setting register) [11] : Result of failure detection/BIST                                                                                                                                                                                          |  |  |  |  |  |  |
| 5       | Signal setting of<br>Pin No.44                                                                                                               | Pin No.44 Pin No.22  Z output PRTY output (Zero point pulse output) (Parity output)  Please use the default value for                                                                                                                                                                       |  |  |  |  |  |  |
| 6       | & Pin No.22<br>[Bit 6,5]                                                                                                                     | [10] Test output 2 Test output 5  [11] Test output 3 Test output 6                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 7       |                                                                                                                                              | [0000]: BISTVLD(Input) invalid [0001] ~ [0100]: Reserved(Do not select this code.) [0101]: BIST of R/D conversion: Command angle 1(0°) [0110]: BIST of R/D conversion: Command angle 2(45°) [0111]: BIST of R/D conversion: Command angle3(270°) [1000]: Reserved(Do not select this code.) |  |  |  |  |  |  |
| 8       | Setting of built-in self-test                                                                                                                |                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 9       | (BIST) operation [Bit 10,9,8,7]                                                                                                              | <ul> <li>[1001] : Reserved (Do not select this code.)</li> <li>[1010] : BIST of failure detection: BIST of breaking of wire detection for COS signal line.</li> <li>[1011] : BIST of failure detection: BIST of breaking of wire</li> </ul>                                                 |  |  |  |  |  |  |
| 10      | detection for SIN signal line.  [1100]: Reserved(Do not select this code.)  [1101]: System Reset  [1110] ~ [1111]: Reserved(Do not select th |                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 11      | Setting of VEL<br>output range<br>(Analog velocity)                                                                                          | [0] : $\frac{10 \ \mu \ V/min^{-1} \ (0 \ \sim \ 240,000min^{-1})}{1]}$ [1] : $\frac{100 \ \mu \ V/min^{-1} \ (0 \ \sim \ 24,000min^{-1})}{1}$                                                                                                                                              |  |  |  |  |  |  |
| 12      | Setting of threshold value for abnormal square-sum                                                                                           | [0] : 0.7 Vp-p<br>[1] : 1.0 Vp-p                                                                                                                                                                                                                                                            |  |  |  |  |  |  |

The default value setting is zero (0) for all bits except the specification of 4.3.1(1).

#### Setting method

Serial input operation is controlled by SSCS/SCK/SSDT pins. SSDT data will be entered by synchronized timing to SCK input at the active condition of SSCS input "L" level. Please switch the SSDT input at the rising edge of SCK, while SSDT data will be incorporated at the falling edge of SCK.



Refer 10.9 to check each signal timing.

Note, when SCK clock number is greater than 12 while SSCS = "L", effective data will be last 12 one of the last 12 SCK.



#### 4.3.2 Output Interface

#### (1) Parallel output

Examples of parallel output are as follows. Note that it assumed to make parallel output mode setting by default setting (refer 4.3.1(1)) in this chapter. It is also OK to use serial input setting (refer 4.3.2(2)).

#### Usage of Absolute output mode

#### (stand-alone) usage: Interfaced by dedicated I/O

When it use in standalone, CSB pin must be "L" lebel. And please read " 1 12" data which control through/hold by INHB(RD) pin.



Please refer chapter 10.9 for  $1 \sim 12$ , PRTY, CSB, INHB timings.

#### (Bus interface) usage: Interfaced by BUS line

When it use in bus line,  $D0 \sim D11$  and PRTY output state must be controlled by CSB pin. And please read " 1 12" data which control through/hold by INHB(RD) pin.



#### Usage of Pulse output mode

When it use in pulse output mode equivalent to an encoder, Set CSB="L" and INHB(RD)="H".



A,B,Z pulse which come from D0 D2 pins are same signal with dedicated A,B,Z pin (42 44 pin).

## Pulse output equivalent to an encoder

The waveform of pulse output is shown below.



The pulses output equivalent to an encoder have a 1-bit hysteresis circuit to prevent chattering. Then there might have deviation against absolute angle data according to resolver rotation direction.

#### (2) Serial output

This IC has a serial output data selection function that is defined by mode setting (Bit4, 3) of serial input setting register. Each serial output mode setting shows below output signals.

#### Description of serial output signal

| Serial output                        | Bit No. of "DATA" output     |                  |                  |                  |                  |                  |                             |                  |                  |                  |                  |                  |
|--------------------------------------|------------------------------|------------------|------------------|------------------|------------------|------------------|-----------------------------|------------------|------------------|------------------|------------------|------------------|
| mode setting<br>[Bit 4,3]            | 1                            | 2                | 3                | 4                | 5                | 6                | 7                           | 8                | 9                | 10               | 11               | 12               |
| Setting [00]: Absolute               | LSB                          |                  |                  |                  |                  |                  |                             |                  |                  |                  |                  | MSB              |
| output mode                          | 12                           | 11               | 10               | 9                | 8                | 7                | 6                           | 5                | 4                | 3                | 2                | 1                |
| Setting [01]:                        | Pulses equivalent to Encoder |                  |                  |                  |                  |                  | ERR                         | ERR              | ERR              | ERR              |                  |                  |
| Pulse output<br>mode                 | Α                            | В                | Z                | U                | V                | V W              | _                           | ERR              | HLD              | CD1              | CD2              | CD3              |
| Setting [10]:<br>Serial<br>call-back | Setting<br>Bit 1             | Setting<br>Bit 2 | Setting<br>Bit 3 | Setting<br>Bit 4 | Setting<br>Bit 5 | Setting<br>Bit 6 | Setting<br>Bit 7            | Setting<br>Bit 8 | Setting<br>Bit 9 | Setting<br>Bit10 | Setting<br>Bit11 | Setting<br>Bit12 |
| Setting [11]:<br>Results of<br>BIST  | Default<br>Bit 1             | Default<br>Bit 2 | BIST<br>CD1      | BIST<br>CD2      | BIST<br>CD3      | BIST<br>CD4      | During<br>BIST<br>operation | VMD              | ERR<br>HLD       | ERR<br>CD1       | ERR<br>CD2       | ERR<br>CD3       |

## Usage

Serial output is controlled by SCSB/SCK pins. Serial data output from DATA pin with synchronized timing to SCK input at the active condition of SCSB input "L" lebel. DATA output switch at the falling edge of SCK, so please read output serial data at the rizing edge of SCK essentially.



Please refer chapter 10.9 for each signal timing.

Note, PRTY is defined as even parity. The number of "1" data between serial data "Bit1 12" and "PRTY" must be even.



Also while SCSB = "L" fix and "SCK" clock keep to enter, 14th SCK data and beyond shows "PRTY" data.



#### Considerations for using the serial output

When using the serial output feature, please note the following points.

In serial output, required time to transmit all bits may generate some dead time in the control system. Especially it is possible to recognize the present position with some error in case of using the pulse output equivalent to an encoder.

The effected signals by INHB are absolute output  $1 \sim 12$ , PRTY, pulse output equivalent to encoder U, V, W, and ERR, ERRHLD, ERRCD1  $\sim 3$ .

In case of changing from the serial output mode(except absolute output mode) to absolute output mode like described below, please follow next page sequence.

[Pulse output mode]
$$Bit [4,3] = [0,1]$$
[Serial call-back]
$$Bit [4,3] = [1,0]$$
[Results of BIST]
$$Bit [4,3] = [1,1]$$
[Absolute output mode]
$$Bit [4,3] = [0,0]$$



Above contents corresponds specification P6 figure 3-1.

#### (3)A, B, Z independent pin output

A/B/Z pin (42 44pin) output the pulses equivalent to an encoder A/B/Z phase respectively. These independent output terminals are same signal with parallel output mode D0 D2. Please refer chapter 4.3.2(1) for signal timings, etc.

A/B/Z independent outputs are outside the scope of the CSB input.

#### (4) Use verbose output

Each output signals described in 4.3.2(1) (3) can use a combination of more than one signal.

Example the absolute value can be detected by using serial output and A/B/Z signals. Serial (absolute mode) data load after power on, and then absolute data can be caliculated by count up/down with A/B phase. It need total 6 I/O pins which mean 3 pins for serial and 3 pins for A/B/Z then you can reduce the I/O of the CPU. It can also be used for fault detection of digital output system by the combination of parallel output and serial output.

To suit individual applications and requirement, please utilize this verbose function.

#### 4.3.3 Clock for Excitation

There is an clk selection mode described in 4.3.1(1) default setting or 4.3.1(2) serial setting. An excitation clk can be generated from internal oscillator or external clock.

#### (1) Selection of internal oscillator

Using the IC s internal oscillator, then it does not need external clock. CLKIN:17pin (external clock) should be open.

#### (2) Selection of external clock

This is useful to set the desired frequency of the excitation frequency. External clock should be input to CLKIN:17pin. This is TTL-level pin.

Excitation frequency = (External clock frequency) / 1 0 2 4

An external clock can be getting to be noise source. Then its board pattern must be as short as possible with guard GND pattern in order to make effective EMC measures.

#### 4.4 Power Source



Power source is single supply  $+5V \pm 5\%$ . Analog power lines(VCC/AGND), digital power lines (VDD/DGND) and excitation power lines(VRR/RGND) must connect to each of the same one. If you set separate power line for VCC-VDD - VRR or AGND-DGND - RGND, there must be no potential difference and power switching(On/Off) should be done simultaneously.

Above figure is example of power connection. Regarding 0.1uF capacitors, it should be located close to AU6803(AU6804) device as much as possible.

#### 4.5 Countermeasures for Noise

Below waveforms are measured actually. Countermeasure for noise must be done in accordance with the specification P28 contents.

#### Waveforms of magnetic noise

Magnetic noise happens when the leakage flux of the motor passes through the resolver. Its effect will be bigger turbulence of digital output, which will generate error.



#### Waveforms of electrical noise

Electrical noise happens when the spike noise caused by PWM drive of the motor affects signal lines. Turbulence of digital output will not be so big but it will generate error depend on the size of noise.



Basic waveform (10kHz) was not changed much. But spike noise was overlapped.

## 5. Connection



Please take off the power during connection operation. After power off, take enough time, check the voltage value by tester, and please operate wiring and connecting.

### 5.1 Example of Resolver Connection

Connenction and configuration example using direct excitation functions of this product.



Resolver signals S1/S2/S3/S4 connects AU6803(AU6804) terminals S1/S2/S3/S4 each via the resolver signal input circuit. And resolver signal R1/R2 connects AU6803(AU6804) R1/R2. R1/R2 line will have series resistance and schottky barrier diode to measure noise inflow from resolver excitation line. When used in an environment with no surge they are not needed and will be no problem at function view point. At this direct excitation mode, normally use current excitation mode so please add 10k pull-up resistance for Z terminal.

### Connenction and configuration example using external current amplifier to excite resolver



Resolver signals S1/S2/S3/S4 connects AU6803(AU6804) terminals S1/S2/S3/S4 each via the resolver signal input circuit. The voltage generated across the resistor connected between the terminal of AU6803(AU6804) R1 and R2 is getting to be source of current amplifier. The resolver R1/R2 signals connect to this current amplifier output terminal. When a resolver is excited by external current amplifier like this, normally use current excitation mode so please add 10k pull-up resistance for Z terminal.

### Connenction and configuration example using external voltage amplifier to excite resolver



Resolver signals S1/S2/S3/S4 connects AU6803(AU6804) terminals S1/S2/S3/S4 each via the resolver signal input circuit. The voltage generated across the resistor connected between the terminal of AU6803(AU6804) R1 and R2 is getting to be source of voltage amplifier. The resolver R1/R2 signals connect to this voltage amplifier output terminal. When a resolver is excited by external voltage amplifier like this, normally use voltage excitation mode so please add 10k pull-down resistance for Z terminal.

(To an AU6802N1 experienced user)

AU6803 (AU6804) resolver signal input circuit have different with AU6802N1 case. Note that A connextion polarity of DC bias resistor( $R_{H^{\nu}}$ ,  $R_{L}$ ) for disconnection detection resolver signal is reversed.

## 5.2 Example of Power Connection

Refer the section 4.4

## 6 . Check Point of Operation



Before power-up, please make sure that the connections are no problem.

#### 6.1 Check Point for Resolver Interface

### 6.1.1 Check Point of Excitation Signal

Check your resolver excitation signals (R1, R2) whether the resolver is excited with your designed amplitude or not. If signals are small or saturated situation, please check the suitability of the load and excitation circuit which connect to AU6803(AU6804) excition output terminal again. If there are no signals, please check the connection to resolver and power supply status.

### 6.1.2 Check Point of Monitor Signal Amplitude

### (1) Check point of amplitude change

Observing the waveform of resolver exciting signals and monitor output (SINMNT, COSMNT), please check if the monitor output have a same frequency carrier of excitation signals. After then, rotate the resolver, please check that monitor signal amplitude is changing with corresponding resolver angle. If there is no signal or no amplitude change by rotation, please check the connection between resolver and AU6803(AU6804).

### Waveform example of exciting signal and monitor signal with some fixed angle



### (2) Check point of amplitude level

Rotating the resolver with observing a monitor signal, please check the monitor signal (SINMNT and COSMNT) maximum amplitude In case of 1.2 3.5Vp-p monitor amplitude range, you can get specification performance of this product. If signal amplitude is not appropriate range, please adjust your circuit constants of exciting amplifier and resolver signal input circuit.



#### 6.1.3 Check Point of Phase Shift

Rotating the resolver with observing a exciting current output(R1-R2) of AU6803(AU6804) and a monitor output voltage waveform, Please check the phase difference between a excitation waveform component of R1-R2 current output and a excitation waveform component of the output voltage monitor while both measurement signals are same phase. And measuring phase difference must be inside below range of setting excitation-mode. When that is outside the acceptable range, please set an appropriate excitation-mode to make phase difference inside the acceptable range.

| Setting of excitation mode        | Phase shift acceptable range |  |  |  |  |
|-----------------------------------|------------------------------|--|--|--|--|
| Current excitation mode (VMD="0") | +90 ° ± 45 °                 |  |  |  |  |
| Voltage excitation mode(VMD="1")  | 0 ° ± 45 °                   |  |  |  |  |

Regarding AU6803 (AU6804) definition of phase shift, please note that the current phase is a criteria and it is not for voltage phase difference between excitation signal output terminals (R1-R2).

#### How to check the current phase excitation output

When you check the current phase of AU6803(AU6804) excitation output(R1-R2) by oscilloscope, please prepare current probe. Otherwise you can confirm it by the following methods which fit for each excitation mode.



If the R1 or R2 terminal is short-circuited to GND or the power line(VRR/VCC/VDD etc) may cause damage. When the waveform between R1 and R2 need to be checked, observe it as the difference of each waveform. Never connect probe-GND directly to the R1 or R2 terminal.

### (1) In case of using direct excitation function(Current mode) of this product.

If R1/R2 lines have series resistance and schottky barrier diode to measure noise inflow from resolver excitation line, you can measure the voltage phase across the resistor inserted in series as the desired current phase. Then you can see the current phase with measuring the voltage waveform across the resistor in series either.





The above example is for the phase advance case of voltage monitor signal.

### (2) In case of using external amplifier to excite resolver.

An external excitation amplifier (either voltage-type and current-type) need input as voltage source which is converted from exciting current output of AU6803(AU6804) by inserting a resistor between R1 and R2 like below. Then this voltage phase of across the inserting resistor is getting to be same as the desired current phase. So you can get the current phase with measuring the voltage waveform across the inserting resistor.



The above example is for the phase delay case of voltage monitor signal.

### How to convert an angle of phase shift



Phase shift[°] = 360[°] x (Time shift[μs] / Exciting frequency period[μs])

Above case: Exciting frequency = 10kHz  $\rightarrow$  Period =  $100 \mu$  ( = 1/10kHz)

Time shift =  $24 \mu s$ 

Phase shift =  $86.4^{\circ}$  ( =  $360 \times 24 / 100$ )

## 6.2 Check Point for Digital Output

### 6.2.1 Check Point of Output Angle

Please check that the each digital output show your required format which you set and angle output data is changing with resolver rotation. If angle output is not change while resolver rotation or output format is different with your setting, please check a polarity of each digital input terminal. Also if output angle data does not match with actual angle or output data is not stable, refer section 6.1 and please check if there is no problem for resolver related connections.

### 6.2.2 Check point of abnormality Detection

"ERR" output and "ERRHLD" output should be both L-level for normal condition while "ERRSTB" input is H-level. If this device detects some error condition, "ERR" output or "ERRHLD" output will be H-level. Then you may refer section 9.1 and please isolate the true cause of the error and remove it.

## 7. Built In Self Test(BIST) Function

AU6803 (AU6804) has a built-in self test function and you can determine the validity of operation by excuting this BIST function sequence. The details of the diagnosis are described below.

- ·BIST of R/D conversion: Self-diagnosis function of R/D conversion. It is self tested by means of the electrical angles of 0, 45 or 270 degrees set as the resolver signal input.
- BIST of failure detection: Self-diagnosis function of failure detection. Set the simulated abnormal conditions and possible to determine the validity of the failure detection operation. It include below.

BIST of Broken Wire: Self-diagnosis for the detection function of a "Breaking of Resolver Signal Line"

In this section, we explain the operation, how to excute, and diagnostic results of BIST.

#### 7.1 Run-Time Behavor of BIST

BIST functions test to determine the validity of the failure detection function by generating a required failure signal inside IC and monitoring the output signal. While each BIST is executing, device operations which is R/D conversion and failure detection are switched to work on simulated signal base. Then please note that normal operation using external resolver input signal becomes invalid while excuting BIST.

### BIST circuit schematic configuration



### 7.2 Execution Method of BIST

BIST function is active when "BISTVLD" input is "Low". And BIST will be excuted while configuration registers (Bit No 7 10) has been set. The result can read by serial output BIST code (BISTCD1 BISTCD4) when BIST is excuting. The following shows the basic execution flow.

BIST excution flow If you run only a specific set BIST.



The order is not issue for "BISTVLD=L switching" and "BIST setting". The reverse case, switching to BIST operation is getting valid by "BISTVLD=L switching".

The order is not issue for "BISTVLD=H switching" and "BIST unset". The reverse case, switching to normal operation is getting valid by "BIST unset".

### If you run multiple consecutive BIST configurations



#### Considerations for BIST execution

When you perform BIST, please note the following points.

Must be run with "INHB=High".

Please set more than 10ms latency for reading BIST result of BIST execution from normal operation, and for reading BIST result of the BIST configuration changes under BIST mode.

After any BIST is completed and switch to normal mode, the external filter is reset once.

The error reset should be performed after any BIST is completed.

Please set more than 10ms latency to excute error reset after switching to the normal operation mode from BIST mode.

### 7.3 Result of BIST

Each BIST result indicate their specific code of BISTCD1 4 which is assigned as Bit3 6 of serial output mode [11](Result of BIST). The diagnosis result that is falling edge timing of SCSB output as serial data.

### **Description of BIST results**

| BIST<br>CD4 | BIST<br>CD3 | BIST<br>CD2 | BIST<br>CD1 | Description of BIST results                                      | Remarks                           |
|-------------|-------------|-------------|-------------|------------------------------------------------------------------|-----------------------------------|
| 0           | 0           | 0           | 0           | (default value)                                                  | Except duration of BIST operation |
| 0           | 0           | 0           | 1           | -                                                                |                                   |
| 0           | 0           | 1           | 0           | -                                                                |                                   |
| 0           | 0           | 1           | 1           | -                                                                |                                   |
| 0           | 1           | 0           | 0           | -                                                                |                                   |
| 0           | 1           | 0           | 1           | Matched to the BIST command angle $1(0 \degree)$                 | Matching range: ± 1.4 ° max       |
| 0           | 1           | 1           | 0           | Matched to the BIST command angle $2(45 \degree)$                | Matching range: ± 1.4 ° max       |
| 0           | 1           | 1           | 1           | Matched to the BIST command angle $3(270 \degree)$               | Matching range: ± 1.4 ° max       |
| 1           | 0           | 0           | 0           | -                                                                |                                   |
| 1           | 0           | 0           | 1           | -                                                                |                                   |
| 1           | 0           | 1           | 0           | Normal operation for broken wire detection BIST(COS signal line) |                                   |
| 1           | 0           | 1           | 1           | Normal operation for broken wire detection BIST(SIN signal line) |                                   |
| 1           | 1           | 0           | 0           | -                                                                |                                   |
| 1           | 1           | 0           | 1           | -                                                                |                                   |
| 1           | 1           | 1           | 0           | -                                                                | _                                 |
| 1           | 1           | 1           | 1           | Abnormal BIST                                                    |                                   |
|             |             |             |             |                                                                  |                                   |

## 8 . Function of Fault Detection

AU6803 (AU6804) has built-in test function of fault detection. These error conditions output at the "ERR" or "ERRHLD" terminal and error code which describe error contents output from the ERRCD1 3 by output setting. The 4 kind of contents of detection are shown below.

- · Abnormal Resolver Signal (Square-sum method)
- ·Break Detection of Resolver Signal Line(DC-bias method)
- · Abnormal R/D conversion (PLL Unlock)
- · Abnormal High Temperature inside IC

In this chapter, describe each detection method and typical fault detection pattern and also describe corresponding error code, their priorities, and error reset method.

This built-in test function is independent from R/D conversion function and does not restrict any output of R/D conversion IC as a result of this failure. However, when Resolver signal is returned from abnormal resolver signal state or any breaking of line, the external filter(loop filter) is reset once.

### 8.1 Abnormal Resolver Signal (Square-sum method)

### 8.1.1 Concept Detection

This concept is to detect fault status that monitor output amplitude balance is disturbed. In case of shorted/breaking-down state of exciting line, resolver is not excited and signal will disappear then this situation can detect as fault status. Also short circuit between signal lines S1-S3, S2-S4), or rear short circuit of resolver winding, etc. may be detected if the state satisfies the abnormality determination.

### 8.1.2 Circuit Configuration



### 8.1.3 Detection Principle

The detection principle is making comparison between threshold value and absolute square sum value ( $\sqrt{|SINMNT|^2 + |COSMNT|^2}$ ) of SINMNT/COSMNT output. If square sum value is getting below the threshold, it is detected as fault status. And this threshold value can be changed by updating of serial input setting register.

### 8.1.4 Relationship of threshold and Typical abnormal detection pattern

### (1) Normal



### (2) Detection pattern (Absolute square sum value of monitor is under threshold)



### (3) Detection pattern (Shorted between S1-S3 or S2-S4)



### 8.2 Break Detection of Resolver Signal Line (DC-bias method)

### 8.2.1 Concept Detection

In the resolver signal input circuit, applying the external DC bias circuit(refer 4.2.2) will make the reverse-side DC level of internal resolver signal (COS or SIN) shifted from  $V_{COM}$  voltage of reference potential to AGND side when resolver signal line is broken. And monitor output signal shift from  $V_{COM}$  voltage to VCC side. Concept detection is to detect this DC level shift of reverse-side of internal resolver signal.

[In DC view:Normal-resolver signal input circuit]

[In DC view:Breaking-resolver signal input circuit]



- 51 -

### 8.2.2 Circuit Configuration



### 8.2.3 Detection Principl

The principle is comparison between internal resolver signal voltage and threshold. If the time which counts below the threshold is longer than the time  $(T_L)$  which exceeds the threshold, it is detected as fault situation.

In monitor output case, if the time  $(T_H)$  which exceeds  $2.65V_{DC}typ$  is longer than the time  $(T_L)$  which counts below its voltage, it is detected as fault situation.

### 8.2.4 Relationship of threshold and Typical abnormal detection pattern

### (1) Normal



### (2) Detection pattern (Breaking between S1-S3 or S2-S4)



In case of breaking signal line, the monitor output DC level will exceed threshold value due to DC bias resistance and this " $T_H > T_L$ " situation can detect as fault.

### (2) Detection pattern (Rectangle monitor output waveform)



When the monitor output is in a rectangular wave to be saturated, it will be " $T_H$ = $T_L$ " condition then it might be detected as fault situation due to boundary conditions for the determination.

### 8.3 Abnormal R/D conversion(PLL Unlock)

### 8.3.1 Concept Detection

Twin-PLL (refer chapter 1.3 or 11.1) which is a R/D conversion method of this product are composed of two PLL. In normal conversion activity, by taking the difference of each PLL output ( t+ , t- ), it is possible to obtain digital data corresponding to resolver angle. Also average value of each PLL output becomes to the excitation frequency and maintain the certain relationship between each phase. This concept detection is to detect a state which the average value of the output frequency of each PLL or a state which phase relationship has collapsed. These conditions are defined as state that is not established normal R/D conversion and they are detected as fault situation.

### 8.3.2 Circuit Configuration



#### 8.3.3 Detection Principl

The principle is to make comparison of phase and frequency between average value (counter output) of the two PLL outputs and exciting counter output which is the counter output for generating an excitation signal. When the frequency has become a mismatch or phase relationship has collapsed, it is detected as fault.

These output signals can not be verified from the outside of this product.

### 8.3.4 Relationship of threshold and Typical abnormal detection pattern

### (1) Normal



In normal R/D conversion state, PLL average output value and exciting counter output (frequency) are matched. Also phase maintain a certain relationship. Then it is not detect as fault.

### (2) Detection pattern (PLL unlock)



When PLL unlocked and R/D conversion is not performed normal, the phase relationship between PLL average output and exciting counter output has changed and frequency is getting mismatched. Then it is detected as fault situation.

## 8.4 Abnormal High Temperature inside IC

### 8.4.1 Concept Detection

In this detection concept, a state which the IC junction temperature exceed 150 is defined as a state leading to product failure, then it is detected as fault. The product which is detected as this abnormal high temperature might be damaged their circuit by heat even back to the normal state. So please do not use such products.

### 8.4.2 Circuit Configuration



### 8.4.3 Detection Principl

The principle is to make comparison between the generating voltage which characteristic depend on the temperature at the internal and threshold voltage which equivalent to more than 150 . If it exceeds the threshold temperature it is detected as fault.

#### 8.4.4 Relationship of threshold and Typical abnormal detection pattern

#### (1) Normal

If device usage is inside of specified operating temperature (ambient temperature), power derating, and voltage, it is not detected as fault as long as the product is not defective.

### (2) Detection pattern (outside condition usage against specified)

There might be possibility to detect as fault in below state, loss exceeds the allowable state or ambient temperatures above 125 , load larger than the specified connection or larger than the specified voltage, in the situation raises heat departing from the specification.

### (3) Detection pattern (IC Corruption)

If there is a situation such as excessive current flows through the internal IC due to some failure, it might be detected as fault.

#### 8.5 Fault Detection Contents and Error Code

Error code was assigned for each fault. When fault is detected, error state output from "ERR" and "ERRHLD" terminals and ERRC1 3 will be output from the contents detected as an error code. In case of simultaneous errors, only the error code with priority is indicated.

#### Error code (Result of failure detection) list

| ERR<br>CD3 | ERR<br>CD2 | ERR<br>CD1 | Description of Error (Result of failure detection)             | Priority | Remarks          |
|------------|------------|------------|----------------------------------------------------------------|----------|------------------|
| 0          | 0          | 0          | No abnormal state                                              | -        | No error output  |
| 0          | 0          | 1          | Abnormal resolver signal(square sum)                           | 3        |                  |
| 0          | 1          | 0          | Broken wire of resolver signal (COS line)                      | 1        |                  |
| 0          | 1          | 1          | Broken wire of resolver signal (SIN line)                      | 2        |                  |
| 1          | 0          | 0          | Abnormal R/D conversion(PLL unlock)                            | 4        | Out of Freq lock |
| 1          | 0          | 1          | (Not defined)                                                  | -        |                  |
| 1          | 1          | 0          | Abnormal high temperature inside IC (approxmately 150 or more) | 5        |                  |
| 1          | 1          | 1          | Error mask when starting(After releasing reset)                | -        |                  |

Smaller numbers are getting higher priority.

### 8.6 Error Reset

The contents of "ERRHLD" and error code (ERRCD1 3) which is set by detecting fault is reset by setting "ERRSTB=Low".

### Error-reset operation waveform



For timing detail, please refer 10.9.

The ERRHLD output should be used after the error is reset by the ERRSTB input. When the ERRHLD output can not be released by the Error Reset, remove the true cause of error referring to the section 9.1.

## 9. If you think trouble shooting

In this chapter, there are corresponding examples for the case of error detected by the function of fault detection, and for the case of strange angle output data. Please check these examples for your troubleshooting and operation check.

### 9.1 In case of error detection

When an error is detected (ERR or ERRHLD output are "H" level), refer to the following troubleshooting flow. Firstly please perform to estimate reason of fault detection, and error factor should be identified and eliminated according to the procedure of chapter 8.1.1 or lator. Regarding the operation of fault detection function, please refer chapter 7.

### Troubleshooting flow of error Error detected Whether error code can be identified or not? Identified Not be identified. When an error is detected, please caliculate the square sum of the SINMNT/COSMNT. Then please check whether the data is below the threshold or not. Below threshold Above threshold At error, please check whether DC level(amplitude center) is above $2.65V_{DC}(typ.)$ or not. Please check error Above 2.65V Below 2.65V contents by error code. Output data match to resolver angle? Mismatch Match Abnormal resolver Break detection of Abnormal R/D Abnormal high Go to applicable signal resolver signal line conversion temperature contents of following $9.1.1 \sim 9.1.4$ To 9.1.1 To 9.1.2 To 9.1.3 Refer 8.4

### 9.1.1 Suspicion of Abnormal Resolver Signal (Square-sum method)

In case of suspicion of abnormal resolver signal (square-sum method) detection, true error factor should be identified and eliminated according to the below troubleshooting flow.

### Troubleshooting flow of abnormal resolver signal

Detection by abnormal resolver signal(square-sum)



Detect fault by the resolver signal (Continue from previous page)



When the resolver rotation, please check whether SINMNT/COSMNT amplitude change or not. (refer 6.1.2(1))



1



Amplitude is changing.



Please adjust the level of the monitor output (refer 4.2.2)

Certain amplitude but no change



Please check the connection status. (refer 5.1)

One monitor looks OK but other one have no amplitude.



Please make sure not short circuit between each signal line or aginst power line.

### 9.1.2 Suspicion of Break Detection (DC-bias method)

In case of suspicion of break detection of resolver signal line (DC-bias method), true error factor should be identified and eliminated according to the below troubleshooting flow.

### Troubleshooting flow of detecting break of resolver signal line.



### 9.1.3 Suspicion of Abnormal R/D conversion (PLL Unlock)

In case of suspicion of abnormal R/D conversion (PLL unlock), true error factor should be identified and eliminated according to the below troubleshooting flow.

### Troubleshooting flow for abnormal R/D conversion detection



### 9.2 In case of wrong angle data

Despite the rotating Resolver, angle output data is not changed, or output shows the different format data, or output data is not fit to actual angle. In such case, please follow below troubleshooting flow and identify the behavior of the output data. Then please improve this error condition by the procedure described in chapter 9.2.1 and later.

### Troubleshooting flow of wrong digital angle data.



### 9.2.1 In case of fixed angle data

In case of angle output data is completely stopped, please follow below troubleshooting flow and identify the factors, and then improve your system.

### Troubleshooting flow of fixed angle data

Angle output data is completely stopped



### 9.2.2 In case of indefinite, free run, can not get one-rotation data

In case of angle output data is indefinite, free run, can not get one-rotaion data, please follow below troubleshooting flow and identify the factors, and then improve your system.

### Troubleshooting flow of indefinite, free run, can not get one-rotation data



### 9.2.3 In case of rotation direction difference, 90 ° deviation or 180 ° deviation

In case of angle output data shows rotation direction difference, 90  $^{\circ}$  deviation or 180  $^{\circ}$  deviation, please follow below troubleshooting flow and identify the factors, and then improve your system.

### Troubleshooting flow of rotation direction mismatch, 90 ° /180 ° deviation

Rotation direction mismatch , 90  $^{\circ}$  /180  $^{\circ}$  deviation



### 9.2.4 In case of rapid change in the output angle data and disturbance

In case of rapid change in the output angle data or a sudden disturbance while rotation, please follow below troubleshooting flow and identify the factors, and then improve your system.

### Troubleshooting flow of rapid change in the output angle data and disturbance



## 9.3 If the situation does not improve

If the situation does not improve even if section 9.1 or 9.2 steps perform, and if there is another phenomenon which does not mention in this manual, please contact us with waveforms when an error occur (appropriate abnormal signal, SINMNT, COSMNT) and also inform us about detail troubled circuit information.

## 10. Electrical characteristics

## 10.1 Absolute maximum rating

| Items                  | Symbol           | Absolute maximum rating | Unit |
|------------------------|------------------|-------------------------|------|
|                        | VCC              | -0.3 ~ +7.0             | V    |
| Power supply voltage   | VRR              | -0.3 ~ +7.0             | V    |
|                        | VDD              | -0.3 ~ +7.0             | V    |
| Analog input voltage   | V <sub>Ia</sub>  | -0.3 ~ VCC(VRR)+0.3     | V    |
| Digital input voltage  | Vı               | -0.3 ~ VDD+0.3          | V    |
| Digital output current | Io               | -10 ~ +10               | mA   |
| Operating temperature  | T <sub>opr</sub> | -40 ~ +125              |      |
| Storage temperature    | T <sub>stg</sub> | -65 ~ +150              |      |
| Allowable loss         | P <sub>D</sub>   | 500                     | mW   |

If you use the IC beyond the absolute maximum rating, it may cause permanent damage to the IC.

### 10.2 Power-related characteristic

| Items                    | Symbol            | Min . | Тур. | Max. | Unit | Remarks and conditions                                         |
|--------------------------|-------------------|-------|------|------|------|----------------------------------------------------------------|
|                          | VCC               | 4.5   | 5.0  | 5.5  | V    | Recommended power supply voltage.                              |
| Power supply voltage     | VRR               | 4.5   | 5.0  | 5.5  | V    | VCC, VRR, VDD must be used at the same potential.              |
|                          | VDD               | 4.5   | 5.0  | 5.5  | V    | same potential.                                                |
| Reset release voltage    | Vrsth             | 3.9   | -    | 4.4  | V    | Power-On-Reset release voltage                                 |
| Reset voltage            | Vrstl             | 3.7   | -    | 4.2  | V    | Power-On-reset voltage                                         |
| Reset voltage hysteresis | Vrhys             | -     | 0.2  | -    | V    | Vrsth-Vrstl                                                    |
|                          | I <sub>cc</sub> 1 | -     | -    | 45   | mA   | CSB=H/Supply current at static angle                           |
| Supply current           | I <sub>cc</sub> 2 | -     | -    | 50   | mA   | CSB=H/Maximum rotation or CSB=L/supply current at static angle |
|                          | I <sub>cc</sub> 3 | -     | -    | 60   | mA   | CSB=L/Supply current at maximum rotation                       |

Internal current consumption of the digital output at no load, include exciting current.

## 10.3 R/D conversion characteristic

| Items                        | Symbol | Min .     | Тур. | Max . | Unit                             | Remarks and conditions                                                                                                    |
|------------------------------|--------|-----------|------|-------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Resolution                   |        |           | 12   |       | Bit                              | A number of divisions per electrical angle.                                                                               |
| Conversion accuracy          |        | -4        | -    | 4     | LSB                              | Absolute error of the electrical angle input in a stationary state.                                                       |
| Repeatability                |        | -2        | -    | 2     | LSB                              | Repeatable angle accuracy                                                                                                 |
| Settling time                |        |           | 1.5  |       | ms                               | Input step of 180 ° electrical angle<br>Settling range: ±8LSB max.                                                        |
| Maximum angular velocity 1   |        | 240,000   |      |       | min <sup>-1</sup>                | 10MHz < Ext-CLK 12MHz Angular velocity range capable of tracking in the electrical angle.                                 |
| Maximum angular velocity 2   |        | 180,000   |      | )     | min <sup>-1</sup>                | 8MHz < Ext-CLK 10MHz, or internal clk operation mode. Angular velocity range capable of tracking in the electrical angle. |
| Maximum angular acceleration |        | 1,000,000 |      |       | rad/s²                           | Angular acceleration range capable of following.                                                                          |
| Responsibility               |        | -0.2      |      | 0.2   | deg./<br>10,000min <sup>-1</sup> | Output response delay in a constant angle velocity. (Equivalent to 3.3 µ s)                                               |
| Stabilizing time at start    |        |           |      | 20    | ms                               | Stabilizing time of output at start. ( ± 8LSB max at static state)                                                        |

# 10.4 Built-In Self-Test(BIST) characteristic

| items                                     | Symbol | Min . | Тур. | Max. | Unit | Remarks and conditions                       |  |  |  |  |
|-------------------------------------------|--------|-------|------|------|------|----------------------------------------------|--|--|--|--|
| R/D conversion BIST(0 ° /45 ° /270 ° )    |        |       |      |      |      |                                              |  |  |  |  |
| Determination threshold                   |        | -1.4  | -    | 1.4  | deg. | Allowable range for the setting angle.       |  |  |  |  |
| Determination time                        |        | ı     | -    | 10   | ms   | The time required to stabilize BIST results. |  |  |  |  |
| Failure detection BIST (Broken wire BIST) |        |       |      |      |      |                                              |  |  |  |  |
| Determination time                        |        | -     | -    | 10   | ms   | The time required to stabilize BIST results. |  |  |  |  |

## 10.5 Failure detection characteristic

| Items                                       | Symbol      | Min .    | Тур.    | Max. | Unit | Remarks and conditions                                                                             |  |  |  |
|---------------------------------------------|-------------|----------|---------|------|------|----------------------------------------------------------------------------------------------------|--|--|--|
| Abnormal resolver signal(Square sum method) |             |          |         |      |      |                                                                                                    |  |  |  |
| Detection threshold 1                       |             | 0.5      | 0.7     | 0.9  | Vp-p | Setting register Bit12 = 0 case. The other voltage amplitude when any one of monitor output is 0V. |  |  |  |
| Detection threshold 2                       |             | 0.8      | 1.0     | 1.2  | Vp-p | Setting register Bit12 = 1 case. The other voltage amplitude when any one of monitor output is 0V. |  |  |  |
| Relative deviation between range            |             | 0.2      | 0.3     | 0.4  | Vp-p | Threshold_2 - Threshold_1                                                                          |  |  |  |
| Determination time                          |             | -        | -       | 2    | ms   | Time required detecting fault.                                                                     |  |  |  |
| Broken wire of resolver s                   | signal ( D0 | C bias n | nethod) |      |      |                                                                                                    |  |  |  |
| Detection threshold                         |             | 0.33     | 0.4     | 0.5  | V    | DC level variation of monitor output voltage.                                                      |  |  |  |
| Determination time                          |             | -        | - (     | 10   | ms   | Time required detecting fault.                                                                     |  |  |  |

In case of the continuous time of failure is shorter than above detection time, there is possibility not to detect failure.

## 10.6 Analog signal characteristic

| Items                                 | Symbol           | Min . | Тур.                       | Max . | Unit                           | Remarks and conditions                                                                              |  |
|---------------------------------------|------------------|-------|----------------------------|-------|--------------------------------|-----------------------------------------------------------------------------------------------------|--|
| Excitation output                     |                  |       |                            |       |                                |                                                                                                     |  |
| Output current                        |                  | 8.08  | 9.5                        | 10.92 | mArms.                         |                                                                                                     |  |
| Output frequency 1                    |                  | 8     | 10                         | 12    | kHz                            | Frequency range when using the internal clock                                                       |  |
| Output frequency 2                    |                  |       | f <sub>CLK</sub> /<br>1024 |       | Hz                             | Frequency by external clock. (f <sub>CLK</sub> = external clock frequency)                          |  |
| Load impedance                        |                  |       |                            | 200   |                                | Allowable load impedance of R1/R2.                                                                  |  |
| Resolver signal input                 |                  |       |                            |       |                                |                                                                                                     |  |
| Input protection resistor             |                  | -     | 180                        | -     |                                |                                                                                                     |  |
| Input amplifier feedback resistor     | R <sub>F</sub>   | 37.8  | 41.5                       | 45.2  | k                              |                                                                                                     |  |
| Relative accuracy of above resistor   |                  | -1    | -                          | 1     | %                              | >                                                                                                   |  |
| Career gain                           |                  | -20   | -                          | 20    | %                              | The variation of monitor output voltage when resolver is directly excited by the R1/R2 of this IC.* |  |
| Resolve signal monitor o              | utput            |       |                            |       |                                |                                                                                                     |  |
| Internal reference voltage            | V <sub>COM</sub> |       | 2.25                       |       | V                              | SINMNT, COSMNT terminal center voltage.                                                             |  |
| Max output amplitude                  |                  | 3.5   | -                          | -     | Vp-p                           |                                                                                                     |  |
| Load impedance                        |                  | 20    | -                          | -     | k                              | Allowable load impedance of SINMNT and COSMNT.                                                      |  |
| Velocity output                       |                  |       |                            |       |                                |                                                                                                     |  |
| Signal value 1                        |                  | 7     | 10                         | 12    | μV/min <sup>-1</sup>           |                                                                                                     |  |
| Signal value 1 Temperature cofficient | /                | -     | 0.025                      | -     | ( μ V/min <sup>-1</sup> )<br>/ | Setting register Bit11 = 0.                                                                         |  |
| Signal vlue 2                         |                  | 70    | 100                        | 120   | μV/min <sup>-1</sup>           | Softing register Dit11 1                                                                            |  |
| Signal value 2 Temperature cofficient |                  | -     | 0.25                       | -     | ( μ V/min <sup>-1</sup> )<br>/ | Setting register Bit11 =1 .                                                                         |  |
| Max output voltage range              |                  | 3     | -                          | -     | V                              | VELP-VELN differential output voltage                                                               |  |
| Output voltage offset 1               |                  | -0.2  | -                          | 0.2   | V                              | Setting register Bit11 = 0.                                                                         |  |
| Output voltage offset 2               |                  | -2    | -                          | 2     | V                              | Setting register Bit11 =1.                                                                          |  |
| Load impedance                        |                  | 20    | -                          | -     | k                              | Allowable load impedance of<br>VELP and VELN                                                        |  |

Except the tolerance of input resistances and the performance of resolver itself.

## 10.7 DC characteristics of digital signal

| Items                      | Symbol            | Min .   | Тур. | Max. | Unit | Remarks and conditions                                                                                                              |
|----------------------------|-------------------|---------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| High level input voltage   | V <sub>IH</sub>   | 2.0     | -    | VDD  | V    | Recommended input "H" voltage for all digital input terminals.                                                                      |
| Low level input voltage    | V <sub>I</sub> L  | 0       | -    | 0.8  | V    | Recommended input "L" voltage for all digital input terminals.                                                                      |
| Input hysteresis voltage   | V <sub>H</sub>    | -       | 0.2  | -    | ٧    |                                                                                                                                     |
| Input pull-up resistance 1 | R <sub>P U</sub>  | 30      | 50   | 85   | k    | Pull-up resistor value of digital input terminal.  ( Applicable terminals BISTVLD, CLKIN, SSDT, SSCS, SCSB, SCK, INHB, ERRSTB, CSB) |
| Input pull-up resistance 2 | R <sub>PUBI</sub> | 72      | 120  | 200  | k    | Pull-up resistor value of digital input terminal.  Applicable terminals ERRHLD, ERR, Z                                              |
| Input leakage current      | IL                | -       | -    | -200 | μΑ   | $V_I = DGND_{\bullet}$                                                                                                              |
| High lovel output voltage  | V                 | VDD-0.1 | -    | 入    | V    | $I_{OH} = OmA_{\circ}$                                                                                                              |
| High level output voltage  | V <sub>oh</sub>   | VDD-0.5 | -    | -    | V    | I <sub>OH</sub> = -4mA <sub>o</sub>                                                                                                 |
| I am land antant make a    | V                 | -       |      | 0.1  | V    | $I_{OL} = 0 \text{mA}_{\circ}$                                                                                                      |
| Low level output voltage   | V <sub>ol</sub>   | -       | -    | 0.5  | V    | I <sub>OL</sub> = 8mA <sub>o</sub>                                                                                                  |

## 10.8 AC characteristics of digital signal

| Items                                   | Symbol           | Min . | Тур. | Max. | Unit | Remarks and conditions |
|-----------------------------------------|------------------|-------|------|------|------|------------------------|
| External CLK input frequency            | F <sub>CLK</sub> | 8     | 10   | 12   | MHz  |                        |
| External CLK duty                       | D <sub>CLK</sub> | 40    | -    | 60   | %    |                        |
| Serial CLK input frequency              | F <sub>sck</sub> | -     | ı    | 5    | MHz  |                        |
| Input rise-up time                      | tri              | 0     | -    | 1.0  | ms   |                        |
| Input fall-down time                    | tfi              | 0     | -    | 1.0  | ms   |                        |
| Output rise-up time                     | tr               | -     | 4.2  | 7.3  | ns   | C <sub>L</sub> =15pF。  |
| Output fall-down time                   | tf               | -     | 2.5  | 4.5  | ns   | C <sub>L</sub> =15pF。  |
| Transmission delay time (Input buffer)  | tpd              | -     | 5.3  | 9    | ns   |                        |
| Transmission delay time (Output buffer) | tpd              | -     | 4.7  | 9    | ns   | C <sub>L</sub> =15pF。  |

## 10.9 Timing diagram

### ON/OFF power sequence



### Timing of Bus Control



### Serial input setting sequence



\* : Changing to absolute output mode is exception case. Please refer section 4.3.2(2) P34 sequence.

### Waveform of serial output



### Timing of Error Reset



### Operating sequence of Built-in Self-test(BIST)



# 11. Appendix

### 11.1 R/D conversion principle

This product adopted Twin-PLL method as R/D conversion system, and it has been configured by two PLL(Phase Locked Loop) configuration and a subtractor to obtain the relative phase angle between the PLL output. Each PLL takes one of the negative feedback controls of closed-loop configuration. A control deviation( ) is shown in below equation, and it must be controlled as normally "0".

Control deviation : 
$$= \sin(-) \cdot \sin t$$

Here assuming " = 0" means " = ", then resolver analog angular signal can be converted to digital phase angle of PLL output.

One PLL a proceeding phase angle of the output matches the analog resolver angle, and the other PLL a delaying phase angle of the output matches the analog resolver angle. Then output angle " " can be obtained by calculating the relative phase angle of the two PLL output, and analog angle information can be converted to digital.

### Configuration of Twin-PLL method R/D converter.



#### [Explanation of concept]

An amplitude modulated resolver signals can think to be composed by signal components of 2 frequency.

Sin phase : 
$$\sin \theta \cdot \sin \omega t = -\frac{1}{2}\cos(\omega t + \theta) + \frac{1}{2}\cos(\omega t - \theta)$$
  
Cos phase :  $\cos \theta \cdot \sin \omega t = \frac{1}{2}\sin(\omega t + \theta) + \frac{1}{2}\sin(\omega t - \theta)$ 

In this R/D conversion of Twin-PLL method, One PLL follow the ( t+ ) frequency component and the other PLL follow the ( t- ) frequency component.

An amplitude modulated resolver signals are input to the R/D converter, and each PLL generate control deviation ( ) which is subtracted after multiplied between input signal and sine or cosine signal that is fed back from the output signal of each PLLs. The control deviation ( ) is introduced into the VCO (Voltage Controlled Oscillator) through the compensator that stabilizes the negative feedback loop and improves its performance. The VCO generates the pulse frequency output in proportion to the input voltage and is applied to the counter after it converts from analog to digital. Then we can get ( t+ ) frequency PLL output and ( t- ) frequency PLL output as digital value. These two PLL output has a positive and negative phase of the excitation frequency , so the digital angle can be obtained by taking the difference between these two PLLs digital output.

### 11.2 About the error of resolver system

Resolver system with this product causes an error against actual angular position by resolver accuracy, this smartcorder accuracy, peripheral configuration error, etc. In this chapter, explain the error sources of resolver system and general estimation method of total error.

#### 11.2.1 Error sources

There are error souces of resolver system like the following.



#### 11.2.2 Error estimates

Total error of the resolver system using this IC is a combination of potential errors which include static error that typically come from resolver itself or this IC itself, and proportional error of angular velocity that come from delay of this IC or peripheral circuit depending on the angular velocity.

$$_{TTL} = _{ST} + _{DLY} + \cdot \cdot \cdot$$

While TTI : Total Error of resolver system

 $_{\ensuremath{\mathcal{ST}}}$  : Static error of resolver system

DLY: Angular velocity proportional error

Each error might have different unit, and there are concepts which are "Number of multiple", "Mechanical angle", "Electorical angle". (Refer section 11.4 for each term). When estimating the error, please be careful to fitting the unit.

#### Estimation of static error

Considering the estimation method of resolver system static errors which include resolver accuracy and error of this IC itself and the variation of the peripheral circuit or configuration, the easiest way is taking the sum of the maximum error caused by factors. But it is difficult to assume a probability that all of errors will be worst value, considering process capability, etc. Also it might need excessive precision characteristic to satisfy system, and then system cost might lead to increase.

Then static error of resolver system estimates normally with root mean square (RMS) method.

$$ST = \sqrt{(R)^2 + (R)^2 + (RD)^2 + (RD)^2 + (RD)^2} \cdot \cdot \cdot$$

While ST : Static error of resolver system

Error of resolver

s : Error of resolver misalignment

RD : Static error of this IC itself

Resolver signal input circuit :Resistance accuracy

#### Estimation of angular velocity proportional error

Angular velocity proportional error of resolver system is caused by response delay of this IC and signal delay which depend on the filter circuit constructed in resolver input circuit. This error is getting bigger with higher angular velocity, and it is obtained by converting the angular displacement from total delay time at applied angular velocity. Then it is estimated as the sum of individual errors due to the delay factor.

$$_{DLY} = _{RDDLY} + _{FLTDLY} + \cdot \cdot \cdot$$

While DLY: Angular velocity proportional error of resolver system

RDDLY : Angle error of this IC response delay

FLTDLY : Angle error of the filter time constant at resolver signal input circuit.

#### 11.3 FAQ

#### Questions on the performance characteristic of R/D conversion

| Q | How much time it takes to convert R/D?                                                                                                                                                                                         |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Assumed as delay time from input of resolver signal to output of its angle data. Then it will be $3.3\mus$ max. Response spec is converted value from above time to the angular displacement while constant speed of rotation. |







In the operation of the rotating resolver, output angle data against actual resolver angle is shifted with the direction of rotation. Are there any considerable factor?

Typical factors are following.

#### (1) Displacement of the device which put on the resolver.

There might become angular displacement depending on direction, caused by mechanical misalignment of device like backlash of gear, etc. The problem of this factor is only depending on the rotation direction, and it is not depend on revolution speed of resolver.

#### (2) Time constant of filter circuit.

Α

If resolver signal input to AU6803 (AU6804) through filters, there might show angular displacement depending on rotation direction while high speed resolver operation, caused by time constant delay value of filter circuit. The problem of this factor normally tends to be large in proportion to the number of revolution.

#### (3)AU6803 (AU6804) response (Delay time of response):

Delay time from resolver signal input to corresponding angular data output might cause of the deviation angle which depend on the direction at high speed resolver operation. The problem of this factor normally tends to be large in proportion to the number of revolution.

| Q | While we have connected the filter to the outside of LFUI, LFUO, LFLI, LFLO pins, Why do we need these parts? For what?                                                                                                                         |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | It is configured the compensator for stabilization and improvement of the characteristics of negative feedback control system. If not, the negative feedback control system will be collapsed and it can not operate R/D conversion successful. |

#### Questions about the resolver interface.

| Q | Is it possible to use R/D converter without using the output signal terminal R1/R2?                                                                                                                       |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Can not be used. Resolver signal obtained by performing a resolver excitation of external oscillator or something can not make R/D conversion in principle. So it does not be subject for R/D conversion. |



| Q | How does this affect you connect a load of more than 200 between R1-R2?                                                                                                                                                      |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α | There will be assumed that enough current can not flow in, the excitation signal is saturated, can not get normal waveform. In addition, signal amplitude will be smaller than the calculated value due to saturated signal. |

| Q | If e make short between R1-R2, IC will be broken?                              |
|---|--------------------------------------------------------------------------------|
| A | There is no damage by overcurrent, etc because output is current control type. |

| Q | What kind of behavior if you do not enter anything resolver signal?                                                                                       |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α | It will be the situation that control loop is broken. Then the angles of the output data repeatedly UP/DOWN or runaway, so it will be undefined behavior. |

| Q | Please tell the voltage specification of S1 S4 input signals.                                                                                                                                                                                                                                                                                                                            |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Input signal voltage range of each terminals must be 0 VCC as absolute maximum rating. A operation acceptable range will be about 1.1V 3.8V (reference value) and normally it works around 2.25V.  For the signal level adjustment of operational setting, instead of adjusting terminal S1 S4, please adjust SINMNT/COSMNT voltage level which is 2Vp-p(typ) with COM potential center. |



| Q | In case of monitor output exceed 3.5Vp-p, what kind of adverse effects can we expect?                                           |
|---|---------------------------------------------------------------------------------------------------------------------------------|
| A | It is assumed like voltage saturation and abnormal waveform for monitor output. These will be error factors for R/D conversion. |

| Q | Would like to monitor analog velocity output by analog port of microcontroller. But there is a big offset exist and can not be used it.                                                                                         |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Analog velocity output shows large variation and bigger influence of the temperature. So it might use to check only standard level.  Then please understand that we can not recommend using this signal for speed control, etc. |

# Questions about the default setting function.

| Q | Trying to set the default setting terminals for pull-up side.  The default setting terminals have internal pull-up resistor. Still do we need to add external 10k pull-up resistor for setting pull-up side?                                                     |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | In functiobnal view point, the terminal will be pull-up setting without external 10k pull-up resistor.  But internal pull-up resistor value of IC is large one so in terms of noise immunity it is weak. Then we recommend to add external 10k pull-up resistor. |

| Q | There is an excitation mode selection in default setting function. What is difference between current excitation mode and voltage excitation mode?                                                                                                                                                                                                                                                                                                                                            |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | An excitation mode setting function sets the allowable range of the internal phase shift according to the phase shift value caused by the situation of the peripheral circuits. This IC s acceptable range of the phase shift between an excitation waveform component of R1-R2 current output and an excitation waveform component of the output voltage monitor is as follows.  Current excitation mode : $+90^{\circ} \pm 45^{\circ}$ Voltage excitation mode : $0^{\circ} \pm 45^{\circ}$ |
|   | A main impedance of resolver will be L component and depending on excitaion type there will be different phase value between an excitation waveform component of R1-R2 current output (source of excitation signal) and an excitation voltage phase. That is why we provided this function.  Since this is a function to change the internal setting, excitation output between R1-R2 is not changed by this setting difference.                                                              |

| Q | Are there any effects when we used a situation which exceeds the allowable range for each phase shift in the excitation mode setting? |
|---|---------------------------------------------------------------------------------------------------------------------------------------|
| A | There might be 180° inverted data despite the fact that there is normal resolver configuration.                                       |

# Questions about the serial input setting function.

| Q | While s                                  | _                                          |                              |                                           | t happe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | n in the                               | e situat                       | ions wh                      | ich ser           | d only             | (ex) 8 b           | its data                               |
|---|------------------------------------------|--------------------------------------------|------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------|------------------------------|-------------------|--------------------|--------------------|----------------------------------------|
|   | shifted<br>Let s a                       | d to nei<br>assume<br>serial s<br>ifted fr | that we setting from pre     | egister<br>hen you<br>register<br>vious B | which which which are enter a second which are second with a se | have sn<br>up to<br>o Bit12<br>content | naller n<br>8 Bits.<br>. And r | umber.<br>Input d<br>emainin | lata (Fi          | rst Bit            | to last            | lata are  8 <sup>th</sup> Bit) nts was |
| Α | Data                                     | Data                                       | Data                         | Data                                      | Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Data                                   | Data                           | Data                         | Data              | Data               | Data               | Data                                   |
|   | Α                                        | В                                          | С                            | D                                         | Е                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | F                                      | G                              | Н                            | T                 | J                  | K                  | L                                      |
|   | <conte<br>Bit1<br/>Data<br/>I</conte<br> | nts of r<br>Bit2<br>Data<br>J              | egister<br>Bit3<br>Data<br>K | after s Bit4 Data L                       | Bit5 Data M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Bits s<br>Bit6<br>Data<br>N            | Bit7 Data O                    | Bit8 Data P                  | Bit9<br>Data<br>Q | Bit10<br>Data<br>R | Bit11<br>Data<br>S | Bit12 Data T                           |
|   | l B€                                     | efore Bit9                                 | ) ~ 12 data                  | a                                         | '                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        | 8Bi                            | ts serial                    | input dat         | a                  |                    | 1                                      |

| Q | While setting the serial, what happen in the situations which send longer bits (ex: 16 bits) data and SSCS set to "H"?              |
|---|-------------------------------------------------------------------------------------------------------------------------------------|
|   | This is a shift register so last 12 input data was set in 12 shift register. Other data before last 12bit data is discarded.        |
| A | Let s assume that when you enter up to 16 Bits. The contents of 5Bit 16Bit input data can be set in serial setting 12 bit register. |

#### Questions about the output interface.

| Q | In the situation of digital output terminals might be shorted each other, short to VDD or GND, what kind of issues will be appear when the power is active?                       |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | When the voltage is different between the shorted pin (One side "H" and the other side "L"), excessive current flow from "H" to "L", heating up, and finally IC might be damaged. |







| Q | Using encorder equivalent pulse mode, A/B pulse duty looks unstable while resolver rotate with same speed. What is possible cause?                                                                                                                                                                                    |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Encorder equivalent pulse output of this IC is theoretically poorer performance than optical encorder pulse output. Due to the affect of resolver potential error and R/D potential error and also R/D conversion principle itself, it is possible to be disordered pulse duty even if in normal operation condition. |

| Q | For the digital output, serial interface output and parallel interface output and also independent terminal A/B/Z output are prepared. Do we need to use all output?        |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α | On the behavior of this product it is not a problem even if it uses the output of either.  According to the system environment, please use appropriate interface or output. |









# Questions about the exciting clock.

| Q | When this product operates in external clock mode, is it possible to connect crystal oscillator or ceramic resonator directly as external clock input? |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Can not be connected.  It must be only digital clock signal generated by crystal oscillator, etc.                                                      |

| Q | In external clock mode, clock frequency specification shows 10MHz ± 20%. When a clock which exceed its frequency range applied, what kind of problem does it happen?                                                                                 |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | The considerable issues are decreasing of maximum tracking rate, occurrence of missing encoder pulses, and the data might not be settled. It is also possible that the current value of excitation output does not satisfy the specification values. |

#### Questions about the power sources.

| Q | What kind of problem does it expect if you do not used in the same potential VCC, VRR, and $\mbox{VDD}$ ?                                                                                                                 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α | It may cause abnormal heat generation or failure.  Each power supply is connected through a diode. When the potential applied to diode is getting bigger than the diode forward voltage, excessive current will generate. |



| Q | I would like to excite resolver with external voltage booster amplifier which signal source is exciting output of AU6803(AU6804). Is there any timing constraint for the exciting amplifier power up?                                                       |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | There is no special restriction. If the power supply of exciting amplifier turns on after the device power supply, the device will not be able to get resolver input signal. Then it might cause fault detection with the balance of the mask error period. |

#### Questions about the function of fault detection.

| Q | Does the fault detection result affect the behavior of R/D conversion?                                                                                                                                                                                                                                                                                                                                       |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α | Does not affect. The fault detection function is independent to R/D conversion so fault detection result does not give a constraint on the output of R/D conversion. It will continue to operate R/D conversion as abnormal condition. But when it return to the normal state from abnormal resolver signal state or breaking of resolver signal line, once this system reset the R/D conversion loop (PLL). |



| Q | Does the error reset function by ERRSTB affect the behavior of R/D conversion?     |
|---|------------------------------------------------------------------------------------|
| Α | Does not affect. ERRSTB is a function to reset ERRHLD and ERRCD1 ~ 3 outputs only. |

| Q | DC bias resistance was connected in reverse polarity. Nevertheless error detection looks work at signal desiconnection situation. Why is the error detected?                                                                                                                                                                         |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Depending on the angle there might be detected failure by abnormal resolver signal. And due to connect in reverse polarity, in disconnection case, monitor output voltage expect shift to GND-side. Then correct R/D conversion can not operate and it is considered that abnormality have been detected by abnormal R/D conversion. |

| Q | During 70ms (max.) error mask period after VCC up, what is ERR/ERRHLD output behavior? |
|---|----------------------------------------------------------------------------------------|
| Α | L output will be forced regardless of abnormality detection in this product.           |

# Questions about the function of Built-In Self-Test(BIST).

| Q | If want to run consecutively to excute self-test (BIST), Does error resetting activity need to run in every BIST operation?                                                                                                                             |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Error reset can be performed only once after running the last self-test(BIST) operation.  ERRHLD "H" output during the excution of the BIST will be remained even if it returns to normal operation after BIST. Then error reset operation is required. |

| Q | After BIST operation, please tell the conditions when BIST result show "abnormal BIST (BIST code "1111")".                                                                                                       |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | There are two cases explained below.  The case that the BIST result is NG at the time of serial output.  The case that you run BIST sequence with a reserved BIST setting code of serial input setting register. |

# Questions about the applications.

| Q | Is it possible to use with phase modulation type (BRT) resolver?         |
|---|--------------------------------------------------------------------------|
| Α | No. This product only supports amplitude modulation type (BRX) resolver. |

| Q | Is it possible to use multiple AU6802N1 which connect same one resolver?                                                                                                                                                                          |  |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A | Can not be used. Resolver signal obtained by performing a resolver excitation created by an external oscillator (example) can not operate R/D conversion normally due to principle issue. Then this case will not be eligible for R/D conversion. |  |

| Q | How much cable length between resolver and AU6803(AU6804) can we extend?                                                                                                                                      |  |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A | It can not to say simple because it depend on the type of cable and wiring, but basically there are not much problem about cable length itself which is a few meters except for noise superimposed case, etc. |  |

| Q | Is it possible to connect the measuring instrument to confirm the signal of LFUO or LFLO?                                                                                                                                                     |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | Connecting the measuring instrument itself can be possible due to there are protective resistance exist. But there is the possibility of deterioration in precision of the output angle by adding an additional load. So we do not recommend. |

# 11.4 Terms and Definitions

| Term       | Number of multiple(N)                                                |
|------------|----------------------------------------------------------------------|
| Definition | Show 1/2 the number of poles (pole pair). Display is added with "X". |

| Term       | Mechanical angle ( m)                            |  |
|------------|--------------------------------------------------|--|
| Definition | Rotational angle of resolver rotor(Mechine axis) |  |

| Term       | Electorical angle( e)                                                                                         |
|------------|---------------------------------------------------------------------------------------------------------------|
| Definition | Machine 1 cycle 360 $^{\circ}$ /N (number of multiple) define as electorical 1 cycle 360 $^{\circ}$ . e = N m |

| Term       | Resolver input impedance(Zro)    |
|------------|----------------------------------|
| Definition | Resolver exciting-side impedance |

| Term       | BRX                                                                                                                                                          |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            | 1Phases-in/2Phases-out(Amplitude moduration type) brushless resolver.  Configuration of resolver  (赤白)  Red/White  R1  ER1-R2  ER1-R2  ES1-S3                |  |
|            | R2。 (黄/白) Yellow/White  S2 S4 (黄) (青) Yellow Blue  励磁側(ロータ) Exciting Winding (Rotor)  S3 (黒) Black S4 (黄) (青) Yellow Blue  出力側(ステータ) Output Winding (stator) |  |
|            | Output voltage equation                                                                                                                                      |  |
|            | Excitation : $\mathbf{E_{R1-R2}} = E_1 \sin t$<br>Output : $\mathbf{E_{S1-S3}} = kE_1 \cos \sin t$<br>$\mathbf{E_{S2-S4}} = kE_1 \sin t$                     |  |
| Definition | n e e e e e e e e e e e e e e e e e e e                                                                                                                      |  |
|            | Exciting signal and resolver signal waveform                                                                                                                 |  |
|            | Excitation                                                                                                                                                   |  |
|            | Exciting voltage  ER1-R2                                                                                                                                     |  |
|            | Output voltage Es1-S3  Cos output                                                                                                                            |  |
|            | Output voltage Es2-S4 0 90 180 270 360                                                                                                                       |  |
|            | Rotation angle # [*]                                                                                                                                         |  |

# 12. Revision history

| 2012.2.29 Draft version |
|-------------------------|
|                         |
|                         |